<?xml version="1.0" encoding="UTF-8"?><rss version="2.0"
	xmlns:content="http://purl.org/rss/1.0/modules/content/"
	xmlns:wfw="http://wellformedweb.org/CommentAPI/"
	xmlns:dc="http://purl.org/dc/elements/1.1/"
	xmlns:atom="http://www.w3.org/2005/Atom"
	xmlns:sy="http://purl.org/rss/1.0/modules/syndication/"
	xmlns:slash="http://purl.org/rss/1.0/modules/slash/"
	>

<channel>
	<title>DPSK Demodulation | Student Projects</title>
	<atom:link href="https://studentprojects.in/tag/dpsk-demodulation/feed/" rel="self" type="application/rss+xml" />
	<link>https://studentprojects.in</link>
	<description>Microcontroller projects, Circuit Diagrams, Project Ideas</description>
	<lastBuildDate>Sat, 30 May 2009 12:48:45 +0000</lastBuildDate>
	<language>en-US</language>
	<sy:updatePeriod>
	hourly	</sy:updatePeriod>
	<sy:updateFrequency>
	1	</sy:updateFrequency>
	<generator>https://wordpress.org/?v=6.1.7</generator>
	<item>
		<title>DPSK Modulation and Demodulation</title>
		<link>https://studentprojects.in/electronics/analog/dpsk-modulation-and-demodulation/</link>
					<comments>https://studentprojects.in/electronics/analog/dpsk-modulation-and-demodulation/#comments</comments>
		
		<dc:creator><![CDATA[Editorial Team]]></dc:creator>
		<pubDate>Tue, 04 Nov 2008 23:42:12 +0000</pubDate>
				<category><![CDATA[Analog]]></category>
		<category><![CDATA[DPSK Modulation]]></category>
		<category><![CDATA[DPSK Demodulation]]></category>
		<category><![CDATA[PSK signals]]></category>
		<category><![CDATA[DPSK signals]]></category>
		<category><![CDATA[lead and lag carrier signals]]></category>
		<category><![CDATA[Bias Distortion]]></category>
		<category><![CDATA[Jitter]]></category>
		<guid isPermaLink="false">http://studentprojects.in/?p=49</guid>

					<description><![CDATA[<p>Differential phase shift keying (DPSK), a common form of phase modulation conveys data by changing the phase of carrier wave. In Phase shift keying, High state contains only one cycle but DPSK contains one and half cycle. Figure illustrates PSK and DPSK Modulated signal by 10101110 pulse sequence High state is represented by a M</p>
<p>The post <a href="https://studentprojects.in/electronics/analog/dpsk-modulation-and-demodulation/">DPSK Modulation and Demodulation</a> first appeared on <a href="https://studentprojects.in">Student Projects</a>.</p>]]></description>
										<content:encoded><![CDATA[<p>Differential phase shift keying (DPSK), a common form of phase modulation conveys data by changing the phase of carrier wave. In Phase shift keying, High state contains only one cycle but DPSK contains one and half cycle. Figure illustrates PSK and DPSK Modulated signal by 10101110 pulse sequence<span id="more-49"></span></p>
<figure id="attachment_50" aria-describedby="caption-attachment-50" style="width: 500px" class="wp-caption aligncenter"><img decoding="async" class="size-full wp-image-50" title="DPSK and PSK modulated signals" src="https://studentprojects.in/wp-content/uploads/2008/11/dpsk.jpg" alt="DPSK and PSK modulated signals" width="500" height="188" /><figcaption id="caption-attachment-50" class="wp-caption-text">DPSK and PSK modulated signals</figcaption></figure>
<p>High state is represented by a M in modulated signal and low state is represented by a wave which appears like W in modulated signal DPSK encodes two distinct signals of same frequency with 180 degree phase difference between the two. This experiment requires two 180 degree out of phase carrier and modulating signals. Sine wave from oscillator is selected as carrier signal. DSG converts DC input voltage into pulse trains. These pulse trains are taken as modulating signals. In actual practice modulating signal is digital form of voice or data. Sine wave is selected as carrier and 180 degree phase shift is obtained using Opamp as shown in figure below. Different methods are used to demodulate DPSK. The analog scheme is the PLL (Phase Locked loop).</p>
<figure id="attachment_51" aria-describedby="caption-attachment-51" style="width: 420px" class="wp-caption aligncenter"><img decoding="async" loading="lazy" class="size-full wp-image-51" title="The lead and lag carrier signals" src="https://studentprojects.in/wp-content/uploads/2008/11/carrier.jpg" alt="The lead and lag carrier signals" width="420" height="209" /><figcaption id="caption-attachment-51" class="wp-caption-text">The lead and lag carrier signals</figcaption></figure>
<p><strong> DPSK Modulation: </strong></p>
<p>In DPSK, during HIGH state of the modulating signal flead signal is allowed to pass and during LOW state of the modulating signal flag signal is allowed to pass.  Figure below shows DPSK [10] modulator circuit. The Opamp is tied in the inverting amplifier mode.  The closed loop voltage gain of the Opamp is given by</p>
<p>RF + rDS (on) 3<br />
AV(CL)  =   &#8211; &#8212;&#8212;&#8212;&#8212;&#8212;&#8212;&#8212;<br />
RI + rDS (on) 1,2</p>
<p>Where:      rDS (on) 3   is the drain- source resistance of Q3 FET<br />
rDS (on) 1,2  is drain-resistance of  the conducting FET(Q1 or Q2)</p>
<p>The drain source resistance is of the order of 100Ω which is very small compared to RF and RI.</p>
<p>Hence</p>
<p>RF<br />
AV(CL)  =   &#8211;  &#8212;&#8212;<br />
RI</p>
<figure id="attachment_52" aria-describedby="caption-attachment-52" style="width: 500px" class="wp-caption aligncenter"><img decoding="async" loading="lazy" class="size-full wp-image-52" title="DPSK Modulator Circuit" src="https://studentprojects.in/wp-content/uploads/2008/11/dpsk_modulator.jpg" alt="DPSK Modulator Circuit" width="500" height="254" /><figcaption id="caption-attachment-52" class="wp-caption-text">DPSK Modulator Circuit</figcaption></figure>
<p><strong> DPSK Demodulation:</strong></p>
<p>DPSK Demodulation [12,13 &amp; 14]is done with PLL IC 565[3 4 5]. DPSK [10] signal is given as input at DPSK input terminal of PLL as shown in the figure below.<br />
A capacitor C is connected between pin7 and power supply forms first order low pass filter with an internal resistance 3.6KW, The capacitor C should be large enough to eliminate variations in the demodulated output voltage in order to stabilize the VCO frequency. The cut-off frequency of Low pass filter is made equal to carrier frequency. The cutoff frequency of low pass filter is given by</p>
<p>1<br />
fH    = &#8212;&#8212;&#8212;-<br />
2pRC</p>
<p>R = 3.6KW, fH = 18.7KHz</p>
<p>The value of C designed by</p>
<p>1<br />
C  =   &#8212;&#8212;&#8212;-<br />
2pRfH</p>
<p>1<br />
C  =   &#8212;&#8212;&#8212;&#8212;&#8212;&#8212;&#8212;   =  2.3nF<br />
2px3.6Kx18.7K</p>
<p>C selected is 3nF</p>
<figure id="attachment_53" aria-describedby="caption-attachment-53" style="width: 500px" class="wp-caption aligncenter"><img decoding="async" loading="lazy" class="size-full wp-image-53" title="DPSK Demodulator Circuit" src="https://studentprojects.in/wp-content/uploads/2008/11/dpsk_demodulator.jpg" alt="DPSK Demodulator Circuit" width="500" height="197" /><figcaption id="caption-attachment-53" class="wp-caption-text">DPSK Demodulator Circuit</figcaption></figure><p>The post <a href="https://studentprojects.in/electronics/analog/dpsk-modulation-and-demodulation/">DPSK Modulation and Demodulation</a> first appeared on <a href="https://studentprojects.in">Student Projects</a>.</p>]]></content:encoded>
					
					<wfw:commentRss>https://studentprojects.in/electronics/analog/dpsk-modulation-and-demodulation/feed/</wfw:commentRss>
			<slash:comments>11</slash:comments>
		
		
			</item>
	</channel>
</rss>
